Fast Chip-Package-PCB Coanalysis Methodology for Power Integrity of Multi-domain High-Speed Memory: A Case Study, Proc. Design, Automation and Test in Europe (2018)
Optimal Static Gate Design for Synthesis of Ternary Logic Circuits, Proc. Asia and South Pacific Design Automation Conference (2018)
GRASP based Metaheuristics for Layout Pattern Classification, Proc. IEEE/ACM International Conference on Computer-Aided Design (2017)
Fast Predictive Useful Skew Methodology for Timing-Driven Placement Optimization, Proc. ACM/IEEE Design Automation Conference (2017)
A Novel Ternary Multiplier based on Ternary CMOS Compact Model, Proc. IEEE International Symposium on Multiple-Valued Logic (2017)
A Novel Approximate Synthesis Flow for the Energy-Efficient FIR filter, Proc. IEEE International Conference on Computer Design (2016)
Skew control methodology for useful-skew implementation, Proc. International SoC Design Conference (2016)
An Optimal Operating Point By Using Error Monitoring Circuits with An Error-Resilient Technique, Proc. IFIP/IEEE International Conference on Very Large Scale Integration (2015)
Novel Adaptive Power Gating Strategy of TSV-based Multi-layer 3D IC, Proc. IEEE International Symposium on Quality Electronic Design (2015)
Analysis and Reduction of Voltage Noise of Multi-layer 3D IC with PEEC-based PDN and Frequency-dependent TSV models, Proc. IEEE International SoC Design Conference (2014)
A New Methodology for Reduced Cost of Resilience, Proc. Great Lakes Symposium on VLSI (2014)
High-Performance Gate Sizing with a Signoff Timer, Proc. IEEE/ACM International Conference on Computer-Aided Design (2013)
Statistical Analysis and Modeling for Error Composition in Approximate Computation Circuits, Proc. IEEE International Conference on Computer Design (2013)
Smart Non-Default Routing for Clock Power Reduction, Proc. ACM/IEEE Design Automation Conference (2013)
Learning-Based Approximation of Interconnect Delay and Slew in Signoff Timing Tools, Proc. IEEE System-Level Interconnect Prediction (2013)
Active-Mode Leakage Reduction with Data-Retained Power Gating, Proc. IEEE/ACM Design, Automation and Test in Europe (2013)
Sensitivity-Guided Metaheuristics for Accurate Discrete Gate Sizing, Proc. IEEE/ACM International Conference on Computer-Aided Design (2012)
TAP – Token-Based Adaptive Power Gating, Proc. International Symposium on Low Power Electronics and Design (2012)
Accuracy-Configurable Adder for Approximate Arithmetic Designs, Proc. ACM/IEEE Design Automation Conference (2012)
Construction of Realistic Gate Sizing Benchmarks With Known Optimal Solutions, Proc. ACM International Symposium on Physical Design (2012)
MAPG: Memory Access Power Gating, Proc. IEEE/ACM Design, Automation and Test in Europe (2012)
Recovery-Driven Design: A Power Minimization Methodology for Error-Tolerant Processor Modules, Proc. ACM/IEEE Design Automation Conference (2010)
Toward Effective Utilization of Timing Exceptions in Design Optimization, Proc. International Symposium on Quality Electronic Design (2010)
Designing a Processor From the Ground Up to Allow Voltage/Reliability Tradeoffs, Proc. International Symposium on High-Performance Computer Architecture (2010)
Slack Redistribution for Graceful Degradation Under Voltage Overscaling, Proc. IEEE Asia and South Pacific Design Automation Conference (2010)